config.rs 2.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051
  1. /// mm
  2. pub mod mm {
  3. pub const ROOT_PAGE_TABLE_PHYS_ADDR: usize = 0x8020_1000;
  4. pub const PHYS_MAP_VIRT: usize = 0xffff_ff00_0000_0000;
  5. pub const KIMAGE_PHYS_BASE: usize = 0x8020_0000;
  6. pub const KIMAGE_OFFSET: usize = 0xffff_ffff_0000_0000;
  7. pub const MMIO_VIRT_BASE: usize = KIMAGE_OFFSET;
  8. pub const KIMAGE_VIRT_BASE: usize = KIMAGE_OFFSET + KIMAGE_PHYS_BASE;
  9. pub const PAGE_SIZE: usize = 1 << PAGE_SIZE_BITS;
  10. pub const PAGE_SIZE_BITS: usize = 12;
  11. // 128GB
  12. pub const MEMORY_SIZE: usize = 0x20_0000_0000;
  13. pub const PTE_SIZE: usize = 8;
  14. pub const PTES_PER_PAGE: usize = PAGE_SIZE / PTE_SIZE;
  15. pub const ROOT_PAGE_TABLE_PFN: usize = ROOT_PAGE_TABLE_PHYS_ADDR >> 12;
  16. pub const PAGE_TABLE_PHYS_END: usize = 0x8080_0000;
  17. }
  18. pub mod platform {
  19. pub mod virt {
  20. pub const PLIC_BASE: usize = 0x0C00_0000;
  21. pub const PLIC_ENABLE_PER_HART_OFFSET: usize = 0x80; // 每个 Hart使能块 0x80 字节 (128 字节)
  22. pub const PLIC_THRESHOLD_CLAIM_COMPLETE_PER_HART_OFFSET: usize = 0x1000; // 每个 Hart/上下文块 0x1000 字节 (4KB)
  23. pub const PLIC_PRIORITY_OFFSET: usize = 0x0000_0000;
  24. pub const PLIC_PENDING_OFFSET: usize = 0x0000_1000;
  25. pub const PLIC_ENABLE_OFFSET: usize = 0x0000_2000; // Varies by context and mode (M/S/U)
  26. pub const PLIC_THRESHOLD_OFFSET: usize = 0x0020_0000; // Varies by context and mode (M/S/U)
  27. pub const PLIC_CLAIM_COMPLETE_OFFSET: usize = 0x0020_0004; // Varies by context and mode (M/S/U)
  28. // PLIC Context IDs for S-mode (assuming hart 0's S-mode context is 1, hart 1's is 3, etc.)
  29. // A common pattern is: context_id = hart_id * 2 + 1 (for S-mode)
  30. pub const PLIC_S_MODE_CONTEXT_STRIDE: usize = 2;
  31. // CLINT (Core Local Interruptor) memory-mapped registers
  32. // Base address for CLINT on QEMU virt platform
  33. pub const CLINT_BASE: usize = 0x200_0000;
  34. pub const CLINT_MSIP_OFFSET: usize = 0x0000; // Machine-mode Software Interrupt Pending (MSIP)
  35. pub const CLINT_MTIMECMP_OFFSET: usize = 0x4000; // Machine-mode Timer Compare (MTIMECMP)
  36. pub const CLINT_MTIME_OFFSET: usize = 0xBFF8;
  37. // TODO: this should get in fdt
  38. pub const CPU_FREQ_HZ: u64 = 10_000_000;
  39. }
  40. }
  41. pub mod time {
  42. pub const INTERRUPTS_PER_SECOND: usize = 100;
  43. }